Part Number Hot Search : 
MTZJ22 74ABT ASI3003 SF010 CAT36 EC3B17 PP75B060 HEF4016
Product Description
Full Text Search
 

To Download AT49BV320CT Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 features ? single voltage read/write operation: 2.65v to 3.6v  access time ? 70 ns  sector erase architecture ? sixty-three 32k word (64k bytes) sectors with individual write lockout ? eight 4k word (8k bytes) se ctors with individual write lockout  fast word program time ? 12 s  fast sector erase time ? 300 ms  suspend/resume feature for erase and program ? supports reading and programming from any sector by suspending erase of a different sector ? supports reading any word by suspending programming of any other word  low-power operation ? 12 ma active ? 13 a standby  vpp pin for write protection  wp pin for sector protection  reset input for device initialization  flexible sector protection  tsop and cbga package options  top or bottom boot block configuration available  128-bit protection register  minimum 100,000 erase cycles  common flash interface (cfi) description the at49bv320c(t) is a 2.7-volt 32-megabit flash memory organized as 2,097,152 words of 16 bits each. the memory is divided into 71 sectors for erase operations. the device is offered in a 48-lead tsop and a 47-ball cbga pack age. the device has ce and oe control signals to avoid any bus contention. this device can be read or reprogrammed using a single power supply, making it ideally suited for in-system programming. 32-megabit (2m x 16) 3-volt only flash memory at49bv320c AT49BV320CT pin configurations pin name function a0 - a20 addresses ce chip enable oe output enable we write enable reset reset vpp write protection i/o0 - i/o15 data inputs/outputs nc no connect vccq output power supply wp write protect rev. 3372d?flash?5/04
2 at49bv320c(t) 3372d?flash?5/04 the device powers on in the read mode. comm and sequences are used to place the device in other operation modes such as program and er ase. the device has the capability to protect the data in any sector (see flexib le sector protection section). to increase the flexibility of the device, it contains an erase suspend and program suspend feature. this feature will put the erase or progr am on hold for any amount of time and let the user read data from or prog ram data to any of the remaining sectors within the memory. the vpp pin provides data protection. when the v pp input is below 0.4v, the program and erase functions are inhibited. when v pp is at 1.5v or above, normal program and erase opera- tions can be performed. cbga top view a b c d e f 1 234567 a13 a14 a15 a16 vccq gnd a11 a10 a12 i/o14 i/o15 i/o7 a8 we a9 i/o5 i/o6 i/o13 vpp rst i/o11 i/o12 i/o4 wp a18 a20 i/o2 i/o3 vcc a19 a17 a6 i/o8 i/o9 i/o10 a7 a5 a3 ce i/o0 i/o1 a4 a2 a1 a0 gnd oe 8 tsop top view type 1 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 a15 a14 a13 a12 a11 a10 a9 a8 nc a20 we reset vpp wp a19 a18 a17 a7 a6 a5 a4 a3 a2 a1 a16 vccq gnd i/o15 i/o7 i/o14 i/o6 i/o13 i/o5 i/o12 i/o4 vcc i/o11 i/o3 i/o10 i/o2 i/o9 i/o1 i/o8 i/o0 oe gnd ce a0
3 at49bv320c(t) 3372d?flash?5/04 block diagram identifier register status register data comparator output multiplexer output buffer input buffer command register data register y-gating write state machine program/erase voltage switch ce we oe reset wp vpp vcc gnd y-decoder x-decoder input buffer address latch i/o0 - i/o15 a0 - a20 main memory
4 at49bv320c(t) 3372d?flash?5/04 device operation read: when the at49bv320c(t) is in the read mode, with ce and oe low and we high, the data stored at the memory location determined by the address pins are asserted on the out- puts. the outputs are put in the high impedance state whenever ce or oe is high. this dual- line control gives designers flexib ility in preventing bus contention. command sequences: when the device is first powered on, it will be in the read mode. in order to perform other device functions, a se ries of command sequences are entered into the device. the command sequences are shown in the ?command definition? table on page 15 (i/o8 - i/o15 are don?t care inputs for th e command codes). the command sequences are written by applying a low pulse on the we or ce input with ce or we low (respectively) and oe high. the address and data are latc hed by the first rising edge of ce or we . standard microprocessor write timings are used. the address locations used in the command sequences are not affected by en tering the command sequences. reset: a reset input pin is provided to ease some system applications. when reset is at a logic high level, the device is in its standard operating mode. a low level on the reset input halts the present device operation and puts the outputs of the device in a high impedance state. when a high level is reasserted on the reset pin, the device returns to the read mode, depending upon the state of the control inputs. erasure: before a word can be reprogrammed, it must be erased. the erased state of memory bits is a logical ?1?. the individual sectors can be erased by using the sector erase command. sector erase: the device is organized into 71 sector s (sa0 - sa70) that can be individu- ally erased. the sector erase command is a two-bus cycle operation. the sector address and the d0h data input command are latched on the rising edge of we . the sector erase starts after the rising edge of we of the second cycle provided t he given sector has not been pro- tected. the erase operation is internally controlle d; it will automatically time to completion. the maximum time to erase a sector is t sec . an attempt to erase a sector that has been protected will result in the operation terminating immediately. word programming: once a memory sector is erased, it is programmed (to a logical ?0?) on a word-by-word basis. programming is ac complished via the internal device command reg- ister and is a two-bus cycle operation. the dev ice will automatically generate the required internal program pulses. any commands written to the chip during the embedded programming cycle will be ignored. if a hardware reset happens during programming, the data at the location being programmed will be corrupted. please note that a data ?0? cannot be programmed back to a ?1?; only erase operations can convert ?0?s to ?1?s. progr amming is completed after the specified t bp cycle time. if the program status bit is a ?1?, the devic e was not able to verify that the program oper- ation was performed successfully. the status re gister indicates the programming status. while the program sequence executes, status bit i/o7 is ?0?. while programming, the only valid com- mands are read status register, pr ogram suspend and program resume. vpp pin: the circuitry of the at49bv320c(t) is des igned so that the device cannot be pro- grammed or erased if the v pp voltage is less that 0.4v. when v pp is at 1.5v or above, normal program and erase operations can be perfor med. the vpp pin cannot be left floating. read status register : the status register indicates th e status of device operations and the success/failure of that operation. the read status register command causes subsequent reads to output data from the status register until another command is issued. to return to reading from the memory, issue a read command. the status register bits are output on i/o7 - i/o0. the upper byte, i/o15 - i/o8, outputs 00h when a read status regist er command is issued.
5 at49bv320c(t) 3372d?flash?5/04 the contents of the status register [s r7:sr0] are latched on the falling edge of oe or ce (whichever occurs last), which prevents possible bus errors that might occur if status register contents change while being read. ce or oe must be toggled with each subsequent status read, or the status register will not indica te completion of a program or erase operation. when the write state machine (wsm) is active, sr 7 will indicate the status of the wsm; the remaining bits in the status register indicate whether the wsm was successful in performing the preferred operation (see table 1). note: 1. a command sequence error is indica ted when sr1, sr3, sr4 and sr5 are set. table 1. status register bit definition wsms ess es ps vpps pss sls r 76543210 notes sr7 write state machine status (wsms) 1 = ready 0 = busy check write state machine bit first to determine word program or sector erase completion, before checking program or erase status bits. sr6 = erase suspend status (ess) 1 = erase suspended 0 = erase in progress/completed when erase suspend is issued, wsm halts execution and sets both wsms and ess bits to ?1? ? ess bit remains set to ?1? until an erase resume command is issued. sr5 = erase status (es) 1 = error in sector erase 0 = successful sector erase when this bit is set to ?1?, ws m has applied the max number of erase pulses to the sector and is still unable to verify successful sector erasure. sr4 = program status (ps) 1 = error in programming 0 = successful programming when this bit is set to ?1?, wsm has attempted but failed to program a word sr3 = vpp status (vpps) 1 = vpp low detect, operation abort 0 = vpp ok the v pp status bit does not provide continuous indication of vpp level. the wsm interrogates v pp level only after the program or erase command sequences have been entered and informs the system if v pp has not been switched on. the v pp is also checked before the operation is verified by the wsm. sr2 = program suspend status (pss) 1 = program suspended 0 = program in progress/completed when program suspend is issu ed, wsm halts execution and sets both wsms and pss bits to ?1?. pss bit remains set to ?1? until a program resume command is issued. sr1 = sector lock status 1 = prog/erase attempted on a lo cked sector; operation aborted. 0 = no operation to locked sectors if a program or erase operation is attempted to one of the locked sectors, this bit is set by the wsm. the operation specified is aborted and the device is retu rned to read status mode. sr0 = reserved for future enhancements (r) this bit is reserved for future use a nd should be masked out when polling the status register.
6 at49bv320c(t) 3372d?flash?5/04 clear status register : the wsm can set status register bits 1 through 7 and can clear bits 2, 6 and 7; but, the wsm cannot clear status regi ster bits 1, 3, 4 or 5. because bits 1, 3, 4 and 5 indicate various error conditions, these bi ts can be cleared only through the clear status register command. by allo wing the system software to contro l the resetting of these bits, sev- eral operations may be performed (such as cumulatively programming several addresses or erasing multiple sectors in sequence) before r eading the status register to determine if an error occurred during those operations. the stat us register should be cleared before beginning another operation. the read command must be issued before data can be read from the memory array. the status register can al so be cleared by resetting the device. flexible sector protection: the at49bv320c(t) offers two sector protection modes, the softlock and the hardlock. the softlo ck mode is optimized as sector protection for sectors whose content changes frequently. the hardlock protection mode is recommended for sectors whose content changes infrequently . once either of these two modes is enabled, the contents of the selected sector is r ead-only and cannot be erased or programmed. each sector can be independently programmed for either the softlock or hardlock sector protection mode. at power-up and reset, all sectors have their softlock protection mode enabled. softlock and unlock: the softlock protection mode can be disabled by issuing a two- bus cycle unlock command to the selected sector. once a sector is unlocked, its contents can be erased or programmed. to enable the softlock protection mode, a two-bus cycle softlock command must be issued to the selected sector. hardlock and write protect: the hardlock sector prot ection mode operates in con- junction with the write protect (wp ) pin. the hardlock sector protection mode can be enabled by issuing a two-bus cycle hardlock software command to the selected sector. the state of the write protect pin affects whether the ha rdlock protection mode can be overridden.  when the wp pin is low and the hardlock protection mode is enabled, the sector cannot be unlocked and the contents of the sector is read-only.  when the wp pin is high, the hardlock protection mode is overridden and the sector can be unlocked via the unlock command. to disable the hardlock sector protection mode, the chip must be either reset or power cycled.
7 at49bv320c(t) 3372d?flash?5/04 figure 1. sector locking state diagram notes: 1. the notation [x, y, z] denotes the lo cking state of a sector. the current lockin g state of a sector is defined by the s tate of wp and the two bits of the se ctor-lock status d[1:0]. table 2. hardlock and softlock protection co nfigurations in conjunction with wp v pp wp hard- lock soft- lock erase/ prog allowed? comments v cc /5v 0 0 0 yes no sector is locked v cc /5v 0 0 1 no sector is softlocked. the unlock command can unlock the sector. v cc /5v 0 1 1 no hardlock protection mode is enabled. the sector cannot be unlocked. v cc /5v 1 0 0 yes no sector is locked. v cc /5v 1 0 1 no sector is softlocked. the unlock command can unlock the sector. v cc /5v 1 1 0 yes hardlock protection mode is overridden and the sector is not locked. v cc /5v 1 1 1 no hardlock protecti on mode is overridden and the sector can be unlocked via the unlock command. v il x x x no erase and program operations cannot be performed. [000] [001] [011] [111] [101] [110] [100] 60h/ d0h 60h/01h 60h/ 2fh 6 0 h / 2 f h 60h/d0h 60h/ 01h 60h/ d0h 60h/ 01h 60h/ 2fh 60h/ 2fh unlocked locked wp = v il =0 wp = v ih =1 power-up/reset default power-up/reset default hardlocked is disabled by wp = v ih 60h/d0h = unlock command 60h/01h = softlock command 60h/2fh = hardlock command hardlocked
8 at49bv320c(t) 3372d?flash?5/04 sector protection detection: a software method is available to determine if the sec- tor protection softlock or hardlock features are enabled. when the device is in the software product identification mode, a read from the i/o0 and i/o1 at address location 00002h within a sector will show if the sector is unlocked, softlocked, or hardlocked. erase suspend/erase resume: the erase suspend command allows the system to interrupt a sector erase operation and then program or read data from a different sector within the memory. after the erase su spend command is given, the device requires a maximum time of 15 s to suspend the erase operation. afte r the erase operation has been suspended, the system can then read data or program data to any other sector within the device. an address is not required during the erase suspend comma nd. during a sector erase suspend, another sector cannot be erased. to resume the sector erase operat ion, the system must write the erase resume command. the erase resume command is a one-bus cycle command. the only valid commands while erase is suspended are read status register, product id entry, cfi query, program, program resume, erase resume, sector softlock/hardlock, sector unlock. program suspend/program resume: the program suspend command allows the system to interrupt a programming operation and then read data from a different word within the memory. after the program suspend command is given, the device requires a maximum of 20 s to suspend the programming operat ion. after the programming operation has been suspended, the system can then read data from any other word within the device. an address is not required during the progr am suspend operation. to resu me the programming operation, the system must write the program resume command. the program suspend and resume are one-bus cycle commands. the command sequence for the erase suspend and program sus- pend are the same and the command sequenc e for the erase resume and program resume are the same. the only other valid commands while program is suspended are read status register, product id entry, cfi query and program resume. product identification: the product identification mode identifies the device and man- ufacturer as atmel. it may be accessed by a so ftware operation. for details, see ?operating modes? on page 21. 128-bit protection register: the at49bv320c(t) contains a 128-bit register that can be used for security purposes in system design. the protection register is divided into two 64- bit sectors. the two sectors are designated as se ctor a and sector b. the data in sector a is non-changeable and is programmed at the factory with a unique nu mber. the data in sector b is programmed by the user and can be locked out su ch that data in the sector cannot be repro- grammed. to program sector b in the prot ection register, the two-bus cycle program protection register command must be used as shown in the ?command definition? table on page 15. to lock out sector b, the two-bus cycle lock protection register command must be used as shown in the ?command definition? tabl e. data bit d1 must be zero during the second bus cycle. all other data bits during the se cond bus cycle are don?t cares. to determine whether sector b is locked out, use the status of sector b protection command. if data bit d1 is zero, sector b is locked. if data bit d1 is one , sector b can be reprogrammed. please see the ?protection register addressing table? on pa ge 16 for the address locations in the protection table 3. sector protection status i/o1 i/o0 sector protection status 0 0 sector not locked 0 1 softlock enabled 1 0 hardlock enabled 1 1 both hardlock and softlock enabled
9 at49bv320c(t) 3372d?flash?5/04 register. to read the protection register, the pr oduct id entry command is given followed by a normal read operation from an address within the protection regist er. after determining whether sector b is protected or not, or r eading the protection register, the read command must be given to return to the read mode. cfi: common flash interface (cfi) is a publis hed, standardized data structure that may be read from a flash device. cfi allows system so ftware to query the installed device to deter- mine the configurations, various electrical and timing parameters and functions supported by the device. cfi is used to allow the system to learn how to interface to the flash device most optimally. the two primary benefits of using cfi are ease of upgrading and second source availability. the command to enter the cf i query mode is a one-bus cycle command which requires writing data 98h to any address. th e cfi query command can be written when the device is ready to read data or can also be wr itten when the part is in the product id mode. once in the cfi query mode, the system can read cfi data at the addresses given in table 4 on page 27. to return to the re ad mode, issue the read command. hardware data protection: the hardware data protection feature protects against inadvertent programs to the at49bv320c (t) in the following ways: (a) v cc sense: if v cc is below 1.8v (typical), the program function is inhibited. (b) v cc power-on delay: once v cc has reached the v cc sense level, the device will automatica lly time out 10 ms (typical) before pro- gramming. (c) program inhibit: holding any one of oe low, ce high or we high inhibits program cycles. (d) program inhibit: v pp is less than v ilpp . (e) v pp power-on delay: once v pp has reached 0.9v, program and erase operations are inhibited for 100 ns. input levels: while operating with a 2.65v to 3.6v power supply, the address inputs and control inputs (oe , ce and we ) may be driven from 0 to 5.5v without adversely affecting the operation of the device. the i/o li nes can only be driven from 0 to v ccq + 0.6v. output levels: for the at49bv320c(t), output high levels (v oh ) are equal to v ccq - 0.1v (not v cc ). for 2.65v - 3.6v output levels, v ccq must be tied to v cc . for 1.8v - 2.2v output lev- els, v ccq must be regulated to 2.0v 10%, while v cc must be regulated to 2.65v - 3.0v (for minimum power).
10 at49bv320c(t) 3372d?flash?5/04 word program flowchart full status check flowchart pr ogram suspend loop start wr ite 40, wor d addr ess wr ite d ata, wor d addr ess read status register sr 7 = full status check (if desired) progr am complete suspend? 1 0 no yes (s etup) (confirm) read status register progr am successful sr3 = sr1 = 0 0 sr4 = 0 1 1 1 v pp range error device pr otect err or progr am error word program procedure full status check procedure bus operation command comments write program setup data = 40 addr = location to program write data data = data to program addr = location to program read none status register data: toggle ce or oe to update status register idle none check sr7 1 = wsm ready 0 = wsm busy repeat for subsequent word program operations. full status register check can be done after each program, or after a sequence of program operations. write ff after the last operatio n to set to the read state. bus operation command comments idle none check sr3: 1 = v pp error idle none check sr4: 1 = data program error idle none check sr1: 1 = sector locked; operation aborted sr3 must be cleared before the write state machine allows further program attempts. if an error is detected, cl ear the status register befo re continuing operations ? only the clear status register command clears the status register error bits.
11 at49bv320c(t) 3372d?flash?5/04 program suspend/resume flowchart r ead status register sr7 = sr2 = read data program completed done reading program resumed read data 0 no 0 yes 1 1 wr ite ff (read array) wr ite d 0 any address (program resume) wr ite ff (read array) start wr ite b0 any address (program suspend) wr ite 70 any address (read status) program suspend/resume procedure bus operation command comments write read status data = 70 addr = any address write program suspend data = b0 addr = any address read none status register data: toggle ce or oe to update status register addr = any address idle none check sr7 1 = wsm ready 0 = wsm busy idle none check sr2 1 = program suspended 0 = program completed write read array data = ff addr = any address read none read data from any word in the memory write program resume data = d0 addr = any address
12 at49bv320c(t) 3372d?flash?5/04 erase suspend/resume flowchart erase completed read array data 0 0 1 1 start read status r egister sr7 = sr6 = er ase resumed done r eading wr ite 70, any addr ess (read status) wr ite b 0, any addr ess (erase suspend) wr ite d 0, any addr ess (e rase re sum e) wri te ff (read a rray) read data wr i te f f 0 (read array) 1 erase suspend/resume procedure bus operation command comments write read status data = 70 addr = any address write erase suspend data = b0 addr = any address read none status register data: toggle ce or oe to update status register addr = any address idle none check sr7 1 = wsm ready 0 = wsm busy idle none check sr6 1 = erase suspended 0 = erase completed write read or program data = ff or 40 addr = any address read or write none read or program data from/to sector other than the one being erased write program resume data = d0 addr = any address
13 at49bv320c(t) 3372d?flash?5/04 sector erase flowchart full erase status check flowchart start no suspend erase 1 0 yes suspend erase loop write 2 0, addr ess write d0, addr ess read status r egister sr7 = full erase status check (if desired) erase complete (erase) (erase confirm) sector sector sector sector 0 0 0 1 1,1 1 1 0 read status r egister erase successful sr1 = sector sector locked error sr3 = v pp range error sr4, sr5 = command sequence er r or sr5 = erase error sector sector erase procedure full erase status check procedure bus operation command comments write sector erase setup data = 20 addr = sector to be erased (sa) write erase confirm data = d0 addr = sector to be erased (sa) read none status register data: toggle ce or oe to update status register data idle none check sr7 1 = wsm ready 0 = wsm busy repeat for subsequent sector erasures. full status register check can be done after each sector erase, or after a sequence of sector erasures. write ff after the last oper ation to enter read mode. bus operation command comments idle none check sr3: 1 = v pp range error idle none check sr4, sr5: both 1 = command sequence error idle none check sr5: 1 = sector erase error idle none check sr1: 1 = attempted erase of locked sector; erase aborted. sr1, sr3 must be cleared before th e write state machine allows further erase attempts. only the clear status register co mmand clears sr1, sr3, sr4, sr5. if an error is detected, clear the st atus register before attempting an erase retry or other error recovery.
14 at49bv320c(t) 3372d?flash?5/04 protection register programming flowchart full status check flowchart 1 0 start write c0, pr address write pr address & data read status register sr7 = full status check (if desir ed) pr ogram complete (program setup) (confirm data) 1 1 read status register data pr ogram successful = v pp range error program er ror register locked; program aborted 0 0 sr3, sr4 sr3, sr4 sr3, sr4 = 0 = 1 protection register programming procedure full status check procedure bus operation command comments write program pr setup data = c0 addr = first location to program write protection program data = data to program addr = location to program read none status register data: toggle ce or oe to update status register data idle none check sr7 1 = wsm ready 0 = wsm busy program protection register operat ion addresses must be within the protection register address space. addresses outside this space will return an error. repeat for subsequent programming operations. full status register check can be do ne after each program, or after a sequence of program operations. write ff after the last operation to return to the read mode. bus operation command comments idle none check sr1, sr3, sr4: 0,1,1 = v pp range error idle none check sr1, sr3, sr4: 0,0,1 = programming error idle none check sr1, sr3, sr4: 1, 0,1 = sector locked; operation aborted sr3 must be cleared before the wr ite state machine allows further program attempts. only the clear status register command clears sr1, sr3, sr4. if an error is detected , clear the status regist er before attempting a program retry or other error recovery.
15 at49bv320c(t) 3372d?flash?5/04 notes: 1. the data format shown for each bus cycle is as follow s; i/o7 - i/o0 (hex). i/o15 - i/o8 are don?t care. the address format shown for each bus cycle is as follows: a7 - a0 (hex). address a20 th rough a8 are don?t care. 2. sa = sector address. any word addres s within a sector can be used to designate the sector address (see pages 17 and 18 for details). 3. the status register bits are output on i/o7 - i/o0. 4. if data bit d1 is ?0?, sector b is locked. if data bit d1 is ?1 ?, sector b can be reprogrammed. command definition in hex (1) command sequence bus cycles 1st bus cycle 2nd bus cycle addr data addr data read 1 xx ff sector erase/confirm 2 xx 20 sa (2) d0 word program 2 xx 40/10 addr d in erase/program suspend 1 xx b0 erase/program resume 1 xx d0 product id entry 1 xx 90 sector softlock 2 xx 60 sa (2) 01 sector hardlock 2 xx 60 sa (2) 2f sector unlock 2 xx 60 sa (2) d0 read status register 2 xx 70 xx d out (3) clear status register 1 xx 50 program protection register 2 xx c0 addr d in lock protection register ? sector b 2 xx c0 80 fffd status of sector b protection 2 xx 90 80 d out (4) cfi query 1 xx 98 absolute maximum ratings* temperature under bias .......... ...................... -55c to +125c *notice: stresses beyond those listed under ?absolute maximum ratings? may cause permanent dam- age to the device. this is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of th is specification is not implied. exposure to absolute maximum rating conditions for extended pe riods may affect device reliability. storage temperature ............... ...................... -65c to +150c all input voltages (including nc pins) with respect to ground ........... ........................-0 .6v to +6.25v all output voltages with respect to ground ....... ......................-0.6v to v cc + 0.6v voltage on v pp with respect to ground ........... ........................-0 .6v to +13.0v
16 at49bv320c(t) 3372d?flash?5/04 note: all address lines not specified in the above table must be ?0? when accessing th e protection register , i.e., a20 - a8 = 0. protection register addressing table word use sector a7a6a5a4a3a2a1a0 0 factory a 10000001 1 factory a 10000010 2 factory a 10000011 3 factory a 10000100 4 user b 10000101 5 user b 10000110 6 user b 10000111 7 user b 10001000
17 at49bv320c(t) 3372d?flash?5/04 at49bv320c ? sector address table sector size (bytes/words) address range (a20 - a0) sa0 8k/4k 00000 - 00fff sa1 8k/4k 01000 - 01fff sa2 8k/4k 02000 - 02fff sa3 8k/4k 03000 - 03fff sa4 8k/4k 04000 - 04fff sa5 8k/4k 05000 - 05fff sa6 8k/4k 06000 - 06fff sa7 8k/4k 07000 - 07fff sa8 64k/32k 08000 - 0ffff sa9 64k/32k 10000 - 17fff sa10 64k/32k 18000 - 1ffff sa11 64k/32k 20000 - 27fff sa12 64k/32k 28000 - 2ffff sa13 64k/32k 30000 - 37fff sa14 64k/32k 38000 - 3ffff sa15 64k/32k 40000 - 47fff sa16 64k/32k 48000 - 4ffff sa17 64k/32k 50000 - 57fff sa18 64k/32k 58000 - 5ffff sa19 64k/32k 60000 - 67fff sa20 64k/32k 68000 - 6ffff sa21 64k/32k 70000 - 77fff sa22 64k/32k 78000 - 7ffff sa23 64k/32k 80000 - 87fff sa24 64k/32k 88000 - 8ffff sa25 64k/32k 90000 - 97fff sa26 64k/32k 98000 - 9ffff sa27 64k/32k a0000 - a7fff sa28 64k/32k a8000 - affff sa29 64k/32k b0000 - b7fff sa30 64k/32k b8000 - bffff sa31 64k/32k c0000 - c7fff sa32 64k/32k c8000 - cffff sa33 64k/32k d0000 - d7fff sa34 64k/32k d8000 - dffff sa35 64k/32k e0000 - e7fff sa36 64k/32k e8000 - effff sa37 64k/32k f0000 - f7fff
18 at49bv320c(t) 3372d?flash?5/04 sa38 64k/32k f8000 - fffff sa39 64k/32k 100000 - 107fff sa40 64k/32k 108000 - 10ffff sa41 64k/32k 110000 - 117fff sa42 64k/32k 118000 - 11ffff sa43 64k/32k 120000 - 127fff sa44 64k/32k 128000 - 12ffff sa45 64k/32k 130000 - 137fff sa46 64k/32k 138000 - 13ffff sa47 64k/32k 140000 - 147fff sa48 64k/32k 148000 - 14ffff sa49 64k/32k 150000 - 157fff sa50 64k/32k 158000 - 15ffff sa51 64k/32k 160000 - 167fff sa52 64k/32k 168000 - 16ffff sa53 64k/32k 170000 - 177fff sa54 64k/32k 178000 - 17ffff sa55 64k/32k 180000 - 187fff sa56 64k/32k 188000 - 18ffff sa57 64k/32k 190000 - 197fff sa58 64k/32k 198000 - 19ffff sa59 64k/32k 1a0000 - 1a7fff sa60 64k/32k 1a8000 - 1affff sa61 64k/32k 1b0000 - 1b7fff sa62 64k/32k 1b8000 - 1bffff sa63 64k/32k 1c0000 - 1c7fff sa64 64k/32k 1c8000 - 1cffff sa65 64k/32k 1d0000 - 1d7fff sa66 64k/32k 1d8000 - 1dffff sa67 64k/32k 1e0000 - 1e7fff sa68 64k/32k 1e8000 - 1effff sa69 64k/32k 1f0000 -1f7fff sa70 64k/32k 1f8000 - 1ffff at49bv320c ? sector address table (continued) sector size (bytes/words) address range (a20 - a0)
19 at49bv320c(t) 3372d?flash?5/04 AT49BV320CT ? sector address table sector size (bytes/words) address range (a20 - a0) sa0 64k/32k 00000 - 07fff sa1 64k/32k 08000 - 0ffff sa2 64k/32k 10000 - 17fff sa3 64k/32k 18000 - 1ffff sa4 64k/32k 20000 - 27fff sa5 64k/32k 28000 - 2ffff sa6 64k/32k 30000 - 37fff sa7 64k/32k 38000 - 3ffff sa8 64k/32k 40000 - 47fff sa9 64k/32k 48000 - 4ffff sa10 64k/32k 50000 - 57fff sa11 64k/32k 58000 - 5ffff sa12 64k/32k 60000 - 67fff sa13 64k/32k 68000 - 6ffff sa14 64k/32k 70000 - 77fff sa15 64k/32k 78000 - 7ffff sa16 64k/32k 80000 - 87fff sa17 64k/32k 88000 - 8ffff sa18 64k/32k 90000 - 97fff sa19 64k/32k 98000 - 9ffff sa20 64k/32k a0000 - a7fff sa21 64k/32k a8000 - affff sa22 64k/32k b0000 - b7fff sa23 64k/32k b8000 - bffff sa24 64k/32k c0000 - c7fff sa25 64k/32k c8000 - cffff sa26 64k/32k d0000 - d7fff sa27 64k/32k d8000 - dffff sa28 64k/32k e0000 - e7fff sa29 64k/32k e8000 - effff sa30 64k/32k f0000 - f7fff sa31 64k/32k f8000 - fffff sa32 64k/32k 100000 - 107fff sa33 64k/32k 108000 - 10ffff sa34 64k/32k 110000 - 117fff sa35 64k/32k 118000 - 11ffff sa36 64k/32k 120000 - 127fff sa37 64k/32k 128000 - 12ffff
20 at49bv320c(t) 3372d?flash?5/04 sa38 64k/32k 130000 - 137fff sa39 64k/32k 138000 - 13ffff sa40 64k/32k 140000 - 147fff sa41 64k/32k 148000 - 14ffff sa42 64k/32k 150000 - 157fff sa43 64k/32k 158000 - 15ffff sa44 64k/32k 160000 - 167fff sa45 64k/32k 168000 - 16ffff sa46 64k/32k 170000 - 177fff sa47 64k/32k 178000 - 17ffff sa48 64k/32k 180000 - 187fff sa49 64k/32k 188000 - 18ffff sa50 64k/32k 190000 - 197fff sa51 64k/32k 198000 - 19ffff sa52 64k/32k 1a0000 - 1a7fff sa53 64k/32k 1a8000 - 1affff sa54 64k/32k 1b0000 - 1b7fff sa55 64k/32k 1b8000 - 1bffff sa56 64k/32k 1c0000 - 1c7fff sa57 64k/32k 1c8000 - 1cffff sa58 64k/32k 1d0000 - 1d7fff sa59 64k/32k 1d8000 - 1dffff sa60 64k/32k 1e0000 - 1e7fff sa61 64k/32k 1e8000 - 1effff sa62 64k/32k 1f0000 - 1f7fff sa63 8k/4k 1f8000 - 1f8fff sa64 8k/4k 1f9000 - 1f9fff sa65 8k/4k 1fa000 - 1fafff sa66 8k/4k 1fb000 - 1fbfff sa67 8k/4k 1fc000 - 1fcfff sa68 8k/4k 1fd000 - 1fdfff sa69 8k/4k 1fe000 - 1fefff sa70 8k/4k 1ff000 - 1fffff AT49BV320CT ? sector address table (continued) sector size (bytes/words) address range (a20 - a0)
21 at49bv320c(t) 3372d?flash?5/04 notes: 1. x can be v il or v ih . 2. refer to ac programming waveforms on page 26. 3. v h = 12.0v 0.5v. 4. manufacturer code: 001fh, device code : 88c5h ? at49bv320c; 88c4h ? AT49BV320CT 5. v ihpp (min) = 0.9v; v ihpp (max) = 1.95v. 6. v ilpp (max) = 0.4v. dc and ac operating range at49bv320c(t)-70 operating temperature (case) ind. -40c - 85c v cc power supply 2.65v to 3.6v operating modes mode ce oe we reset v pp ai i/o read v il v il v ih v ih xaid out program/erase (2) v il v ih v il v ih v ihpp (5) ai d in standby/program inhibit v ih x (1) xv ih x x high-z program inhibit xxv ih v ih x xv il xv ih x xxx v ih v ilpp (6) output disable x v ih xv ih x high-z reset xxx v il x x high-z product identification software v ih a0 = v il , a1 - a20 = v il manufacturer code (4) a0 = v ih , a1 - a20 = v il device code (4)
22 at49bv320c(t) 3372d?flash?5/04 note: 1. in the erase mode, i cc is 65 ma. dc characteristics symbol parameter condition min typ max units i li input load current v in = 0v to v cc 10 a i lo output leakage current v i/o = 0v to v cc 10 a i sb v cc standby current cmos ce = v cc - 0.3v to v cc 13 25 a i cc (1) v cc active read current f = 5 mhz; i out = 0 ma 12 25 ma i cc1 v cc programming current 45 ma i pp1 v pp input load current 10 a v il input low voltage 0.4 v v ih input high voltage v ccq - 0.2 v v ol output low voltage i ol = 100 a 0.10 v v oh output high voltage i oh = -100 a v ccq - 0.1 v
23 at49bv320c(t) 3372d?flash?5/04 ac read waveforms (1)(2)(3)(4) notes: 1. ce may be delayed up to t acc - t ce after the address transition without impact on t acc . 2. oe may be delayed up to t ce - t oe after the falling edge of ce without impact on t ce or by t acc - t oe after an address change without impact on t acc . 3. t df is specified from oe or ce , whichever occurs first (cl = 5 pf). 4. this parameter is characteri zed and is not 100% tested. ac read characteristics symbol parameter at49bv320c(t)-70 units min max t rc read cycle time 70 ns t acc address to output delay 70 ns t ce (1) ce to output delay 70 ns t oe (2) oe to output delay 0 20 ns t df (3)(4) ce or oe to output float 0 25 ns t oh output hold from oe , ce or address, whichever occurred first 0ns t ro reset to output delay 100 ns output valid output high z reset oe t oe t ce address valid t df t oh t acc t ro ce address t rc
24 at49bv320c(t) 3372d?flash?5/04 input test waveforms and measurement level t r , t f < 5 ns output test load note: this parameter is characte rized and is not 100% tested. v cc /2 v cc 0v v ccq 15 15 pin capacitance f = 1 mhz, t = 25c (1) symbol typ max units conditions c in 46pfv in = 0v c out 812pfv out = 0v
25 at49bv320c(t) 3372d?flash?5/04 ac word load waveforms we controlled ce controlled ac word load characteristics symbol parameter min max units t as , t oes address, oe setup time 45 ns t ah address hold time 0 ns t cs chip select setup time 0 ns t ch chip select hold time 0 ns t wp write pulse width (we or ce )40ns t ds data setup time 45 ns t dh , t oeh data, oe hold time 0 ns t wph write pulse width high 30 ns
26 at49bv320c(t) 3372d?flash?5/04 program cycle waveforms sector erase cycle waveforms notes: 1. any address can be used to load the data. 2. oe must be high only when we and ce are both low. 3. the data can be 40h or 10h. 4. the address depends on what sector is to be erased. program cycle characteristics symbol parameter min typ max units t bp word programming time 12 120 s t as address setup time 45 ns t ah address hold time 0ns t ds data setup time 45 ns t dh data hold time 0ns t wp write pulse width 40 ns t wph write pulse width high 30 ns t wc write cycle time 70 ns t rp reset pulse width 500 ns t sec1 sector erase cycle time (4k word sectors) 0.3 3.0 seconds t sec2 sector erase cycle time (32k word sectors) 0.8 6.0 seconds t es erase suspend time 15 s t ps program suspend time 20 s oe program cycle input data note 3 address t bp t wp ce we a0 - a20 data t wph t as t ah t dh t ds t wc xx (1) oe (2) d0 xx (1) 20 word 0 word 1 sa (4) t wph t wp ce we a0-a20 data t as t ah t ec t dh t ds t wc
27 at49bv320c(t) 3372d?flash?5/04 table 4. common flash interface definition address AT49BV320CT at49bv320c 10h 0051h 0051h ?q? 11h 0052h 0052h ?r? 12h 0059h 0059h ?y? 13h 0003h 0003h 14h 0000h 0000h 15h 0041h 0041h 16h 0000h 0000h 17h 0000h 0000h 18h 0000h 0000h 19h 0000h 0000h 1ah 0000h 0000h 1bh 0027h 0027h vcc min write/erase 1ch 0036h 0036h vcc max write/erase 1dh 00b5h 00b5h vpp min voltage 1eh 00c5h 00c5h vpp max voltage 1fh 0004h 0004h typ word write ? 12 s 20h 0000h 0000h 21h 000ah 000ah typ sector erase, 1,000 ms 22h 0000h 0000h typ chip erase, not supported 23h 0003h 0003h max word write/typ time 24h 0000h 0000h n/a 25h 0003h 0003h max sector erase/typ sector erase 26h 0000h 0000h max chip erase/ typ chip erase 27h 0016h 0016h device size 28h 0001h 0001h x16 device 29h 0000h 0000h x16 device 2ah 0000h 0000h multiple byte write not supported 2bh 0000h 0000h multiple byte write not supported 2ch 0002h 0002h 2 regions, x = 2 2dh 003eh 0007h 64k bytes, y = 62 (top); 8k bytes, y = 7 (bottom) 2eh 0000h 0000h 64k bytes, y = 62 (top); 8k bytes, y = 7 (bottom) 2fh 0000h 0020h 64k bytes, z = 256 (t op); 8k bytes, z = 32 (bottom) 30h 0001h 0000h 64k bytes, z = 256 (top ); 8k bytes, z = 32 (bottom) 31h 0007h 003eh 8k bytes, y = 7 (top ); 64k bytes, y = 62 (bottom) 32h 0000h 0000h 8k bytes, y = 7 (top ); 64k bytes, y = 62 (bottom) 33h 0020h 0000h 8k bytes, z = 32 (top); 64k bytes, z = 256 (bottom) 34h 0000h 0001h 8k bytes, z = 32 (top); 64k bytes, z = 256 (bottom)
28 at49bv320c(t) 3372d?flash?5/04 vendor specific extended query 41h 0050h 0050h ?p? 42h 0052h 0052h ?r? 43h 0049h 0049h ?i? 44h 0031h 0031h major version number, ascii 45h 0030h 0030h minor version number, ascii 46h 0086h 0086h bit 0 ? chip erase supported, 0 ? no, 1 ? yes bit 1 ? erase suspend supported, 0 ? no, 1 ? yes bit 2 ? program suspend supported, 0 ? no, 1 ? yes bit 3 ? simultaneous operations supported, 0 ? no, 1 ? yes bit 4 ? burst mode read s upported, 0 ? no, 1 ? yes bit 5 ? page mode read supported, 0 ? no, 1 ? yes bit 6 ? queued erase supported, 0 ? no, 1 ? yes bit 7 ? protection bits supported, 0 ? no, 1 ? yes 47h 0000h 0001h bit 8 ? top (?0?) or bottom (?1?) boot sector device undefined bits are ?0? 48h 0000h 0000h bit 0 ? 4 word linea r burst with wrap around, 0 ? no, 1 ? yes bit 1 ? 8 word linear burst with wrap around, 0 ? no, 1 ? yes bit 2 ? continuos burst, 0 - no, 1 - yes undefined bits are ?0? 49h 0000h 0000h bit 0 ? 4 word page, 0 ? no, 1 ? yes bit 1 ? 8 word page, 0 ? no, 1 ? yes undefined bits are ?0? 4ah 0080h 0080h location of protecti on register lock byte, the section?s first byte 4bh 0003h 0003h # of bytes in the factory prog section of prot register ? 2*n 4ch 0003h 0003h # of bytes in the user prog section of prot register ? 2*n table 4. common flash interface definition (continued) address AT49BV320CT at49bv320c
29 at49bv320c(t) 3372d?flash?5/04 at49bv320c(t) ordering information t acc (ns) i cc (ma) ordering code package operation range active standby 70 25 0.025 at49bv320c-70ci at49bv320c-70ti 47c1 48t industrial (-40 to 85 c) 70 25 0.025 AT49BV320CT-70ci AT49BV320CT-70ti 47c1 48t industrial (-40 to 85 c) package type 47c1 47-ball, plastic chip-size ball grid array package (cbga) 48t 48-lead, plastic thin small outline package (tsop)
30 at49bv320c(t) 3372d?flash?5/04 packaging information 47c1 ? cbga 2325 orchard parkway san jose, ca 95131 title drawing no. r rev. 47c1 , 47-ball (8 x 6 array), 0.75 mm pitch, 7.0 x 10.0 x 1.0 mm chip-scale ball grid array package (cbga) a 47c1 7/2/03 top view a1 ball id side view a b c d e f 7 65432 1 d bottom view e e1 e 0.875 ref a1 ball corner 3.125 ref d1 b 8 a a1 common dimensions (unit of measure = mm) symbol min nom max note e 6.90 7.00 7.10 e1 5.25 typ d 9.90 10.00 10.10 d1 3.75 typ a ? ? 1.00 a1 0.22 ? ? e 0.75 bsc b 0.35 typ
31 at49bv320c(t) 3372d?flash?5/04 48t ? tsop 2325 orchard parkway san jose, ca 95131 title drawing no. r rev. 48t , 48-lead (12 x 20 mm package) plastic thin small outline package, type i (tsop) b 48t 10/18/01 pin 1 0o ~ 8o d1 d pin 1 identifier b e e a a2 c l gage plane seating plane l1 a1 common dimensions (unit of measure = mm) symbol min nom max note notes: 1. this package conforms to jedec reference mo-142, variation dd. 2. dimensions d1 and e do not include mold protrusion. allowable protrusion on e is 0.15 mm per side and on d1 is 0.25 mm per side. 3. lead coplanarity is 0.10 mm maximum. a ? ? 1.20 a1 0.05 ? 0.15 a2 0.95 1.00 1.05 d 19.80 20.00 20.20 d1 18.30 18.40 18.50 note 2 e 11.90 12.00 12.10 note 2 l 0.50 0.60 0.70 l1 0.25 basic b 0.17 0.22 0.27 c 0.10 ? 0.21 e 0.50 basic
printed on recycled paper. 3372d?flash?5/04 /xm disclaimer: atmel corporation makes no warranty for the use of its produc ts, other than those expressly co ntained in the company?s standar d warranty which is detailed in atmel?s te rms and conditions located on the company?s web site. the company assumes no responsibi lity for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time wi thout notice, and does not make any commitment to update the in formation contained herein. no licenses to patents or other intellectual property of atmel are granted by the company in connection with the sale of atmel products, expressly or by implication. atmel?s products are not aut horized for use as critical components in life support devices or systems. atmel corporation atmel operations 2325 orchard parkway san jose, ca 95131, usa tel: 1(408) 441-0311 fax: 1(408) 487-2600 regional headquarters europe atmel sarl route des arsenaux 41 case postale 80 ch-1705 fribourg switzerland tel: (41) 26-426-5555 fax: (41) 26-426-5500 asia room 1219 chinachem golden plaza 77 mody road tsimshatsui east kowloon hong kong tel: (852) 2721-9778 fax: (852) 2722-1369 japan 9f, tonetsu shinkawa bldg. 1-24-8 shinkawa chuo-ku, tokyo 104-0033 japan tel: (81) 3-3523-3551 fax: (81) 3-3523-7581 memory 2325 orchard parkway san jose, ca 95131, usa tel: 1(408) 441-0311 fax: 1(408) 436-4314 microcontrollers 2325 orchard parkway san jose, ca 95131, usa tel: 1(408) 441-0311 fax: 1(408) 436-4314 la chantrerie bp 70602 44306 nantes cedex 3, france tel: (33) 2-40-18-18-18 fax: (33) 2-40-18-19-60 asic/assp/smart cards zone industrielle 13106 rousset cedex, france tel: (33) 4-42-53-60-00 fax: (33) 4-42-53-60-01 1150 east cheyenne mtn. blvd. colorado springs, co 80906, usa tel: 1(719) 576-3300 fax: 1(719) 540-1759 scottish enterprise technology park maxwell building east kilbride g7 5 0qr, scotland tel: (44) 1355-803-000 fax: (44) 1355-242-743 rf/automotive theresienstrasse 2 postfach 3535 74025 heilbronn, germany tel: (49) 71-31-67-0 fax: (49) 71-31-67-2340 1150 east cheyenne mtn. blvd. colorado springs, co 80906, usa tel: 1(719) 576-3300 fax: 1(719) 540-1759 biometrics/imaging/hi-rel mpu/ high speed converters/rf datacom avenue de rochepleine bp 123 38521 saint-egreve cedex, france tel: (33) 4-76-58-30-00 fax: (33) 4-76-58-34-80 literature requests www.atmel.com/literature ? atmel corporation 2004 . all rights reserved. atmel ? and combinations thereof, are the registered trademarks of atmel corporation or its subsidiaries. ot her terms and product names may be the trademarks of others.


▲Up To Search▲   

 
Price & Availability of AT49BV320CT

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X